OBSOLETE



# LM6121, LM6221, LM6321

SNOSC10B-MAY 2004-REVISED OCTOBER 2011

www.ti.com

# LM6121/LM6221/LM6321 High Speed Buffer

Check for Samples: LM6121, LM6221, LM6321

## **FEATURES**

- High slew rate: 800 V/µs
- Wide bandwidth: 50 MHz
- Slew rate and bandwidth 100% tested
- Peak output current: ±300 mA
- High input impedance: 5 MΩ
- LH0002H pin compatible
- No oscillations with capacitive loads

- 5V to ±15V operation guaranteed
- Current and thermal limiting
- Fully specified to drive 50Ω lines

## APPLICATIONS

- Line Driving
- Radar
- Sonar

## DESCRIPTION

These high speed unity gain buffers slew at 800 V/ $\mu$ s and have a small signal bandwidth of 50 MHz while driving a 50 $\Omega$  load. They can drive ±300 mA peak and do not oscillate while driving large capacitive loads. The LM6121 family are monolithic ICs which offer performance similar to the LH0002 with the additional features of current limit and thermal shutdown.

These buffers are built with National's VIP<sup>™</sup> (Vertically Integrated PNP) process which provides fast PNP transistors that are true complements to the already fast NPN devices. This advanced junction-isolated process delivers high speed performance without the need for complex and expensive dielectric isolation.

### **Simplified Schematic**



Numbers in ( ) are for 8-pin N DIP.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. VIP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# LM6121, LM6221, LM6321

Texas Instruments

www.ti.com

SNOSC10B-MAY 2004-REVISED OCTOBER 2011

### **Connection Diagram**



\*Heat-sinking pins. See Application section on heat sinking requirements.





Note: Pin 6 connected to case.

Figure 2. Metal Can - Top View C



\*Pin 3 must be connected to the negative supply.

\*\*Heat-sinking pins. See Application section on heat-sinking requirements. These pins are at V $^{-}$  potential.



NE CON

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



SNOSC10B-MAY 2004-REVISED OCTOBER 2011

www.ti.com

### Absolute Maximum Ratings <sup>(1)</sup>

| Supply Voltage                              | 36V (±18)       |
|---------------------------------------------|-----------------|
| Input to Output Voltage <sup>(2)</sup>      | ±7V             |
| Input Voltage                               | ±Vsupply        |
| Output Short-Circuit to GND                 | Continuous      |
| (3)                                         |                 |
| Storage Temperature Range                   | −65°C to +150°C |
| Lead Temperature                            |                 |
| (Soldering, 10 seconds)                     | 260°C           |
| Power Dissipation                           | (4)             |
| ESD Tolerance <sup>(5)</sup>                | ±2000V          |
| Junction Temperature (T <sub>J(MAX)</sub> ) | +150°C          |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions.

(2) During current limit or thermal limit, the input current will increase if the input to output differential voltage exceeds 8V. For input to output differential voltages in excess of 8V the input current should be limited to ±20 mA.

(3) The LM6121 series buffers contain current limit and thermal shutdown to protect against fault conditions.

(4) The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ .

(5) The test circuit consists of the human body model of 120 pF in series with  $1500\Omega$ .

### **Operating Ratings**

| Operating Temperature Range                         |                 |
|-----------------------------------------------------|-----------------|
| LM6121H/883                                         | −55°C to +125°C |
| LM6221                                              | −40°C to +85°C  |
| LM6321                                              | 0°C to +70°C    |
| Operating Supply Range                              | 4.75 to ±16V    |
| Thermal Resistance $(\theta_{JA})$ , <sup>(1)</sup> |                 |
| H Package                                           | 150°C/W         |
| N Package                                           | 47°C/W          |
| M Package                                           | 69°C/W          |
| Thermal Resistance (θ <sub>JC</sub> ), H Package    | 17°C/W          |

(1) The thermal resistance θ<sub>JA</sub> of the device in the N package is measured when soldered directly to a printed circuit board, and the heat-sinking pins (pins 1, 4, 5 and 8) are connected to 2 square inches of 2 oz. copper. When installed in a socket, the thermal resistance θ<sub>JA</sub> of the N package is 84°C/W. The thermal resistance θ<sub>JA</sub> of the device in the M package is measured when soldered directly to a printed circuit board, and the heat-sinking pins (pins 1, 2, 6, 7, 8, 9, 13, 14) are connected to 1 square inch of 2 oz. copper.

# LM6121, LM6221, LM6321



SNOSC10B-MAY 2004-REVISED OCTOBER 2011

www.ti.com

### **DC Electrical Characteristics**

The following specifications apply for Supply Voltage =  $\pm 15V$ ,  $V_{CM} = 0$ ,  $R_L \ge 100 \text{ k}\Omega$  and  $R_S = 50\Omega$  unless otherwise noted. **Boldface** limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}C$ .

|                  |                    |                                         |            | LM6121 | LM6221 | LM6321 |                 |
|------------------|--------------------|-----------------------------------------|------------|--------|--------|--------|-----------------|
| Symbol           | Parameter          | Conditions                              | Typ        | Limit  | Limit  | Limit  | Units           |
| Symbol Farameter | Conditions         | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | (1)<br>(2) | (1)    | (1)    |        |                 |
| A <sub>V1</sub>  | Voltage Gain 1     | $R_L = 1 \ k\Omega, \ V_{IN} = \pm 10V$ | 0.990      | 0.980  | 0.980  | 0.970  |                 |
|                  |                    |                                         |            | 0.970  | 0.950  | 0.950  |                 |
| A <sub>V2</sub>  | Voltage Gain 2     | $R_L = 50\Omega$ , $V_{IN} = \pm 10V$   | 0.900      | 0.860  | 0.860  | 0.850  | V/V             |
|                  |                    |                                         |            | 0.800  | 0.820  | 0.820  | Min             |
| A <sub>V3</sub>  | Voltage Gain 3     | $R_L = 50\Omega$ , $V^+ = 5V$           | 0.840      | 0.780  | 0.780  | 0.750  |                 |
|                  | (3)                | $V_{IN} = 2 V_{pp}$ (1.5 $V_{pp}$ )     |            | 0.750  | 0.700  | 0.700  |                 |
| V <sub>OS</sub>  | Offset Voltage     | $R_L = 1 k\Omega$                       | 15         | 30     | 30     | 50     | mV              |
|                  |                    |                                         |            | 50     | 60     | 100    | Max             |
| I <sub>B</sub>   | Input Bias Current | $R_L = 1 k\Omega, R_S = 10 k\Omega$     | 1          | 4      | 4      | 5      | μA              |
|                  |                    |                                         |            | 7      | 7      | 7      | Max             |
| R <sub>IN</sub>  | Input Resistance   | R <sub>L</sub> = 50Ω                    | 5          |        |        |        | MΩ              |
| CIN              | Input Capacitance  |                                         | 3.5        |        |        |        | pF              |
| R <sub>O</sub>   | Output Resistance  | $I_{OUT} = \pm 10 \text{ mA}$           | 3          | 5      | 5      | 5      | Ω               |
|                  |                    |                                         |            | 10     | 10     | 6      | Max             |
| I <sub>S1</sub>  | Supply Current 1   | R <sub>L</sub> = ∞                      | 15         | 18     | 18     | 20     | mA              |
|                  |                    |                                         |            | 20     | 20     | 22     | Max             |
| I <sub>S2</sub>  | Supply Current 2   | R <sub>L</sub> = ∞, V <sup>+</sup> = 5V | 14         | 16     | 16     | 18     |                 |
|                  |                    |                                         |            | 18     | 18     | 20     |                 |
| V <sub>O1</sub>  | Output Swing 1     | $R_L = 1k$                              | 13.5       | 13.3   | 13.3   | 13.2   |                 |
|                  |                    |                                         |            | 13     | 13     | 13     |                 |
| V <sub>O2</sub>  | Output Swing 2     | R <sub>L</sub> = 100Ω                   | 12.7       | 11.5   | 11.5   | 11     | ±V              |
|                  |                    |                                         |            | 10     | 10     | 10     | Min             |
| V <sub>O3</sub>  | Output Swing 3     | $R_L = 50\Omega$                        | 12         | 11     | 11     | 10     |                 |
|                  |                    |                                         |            | 9      | 9      | 9      |                 |
| V <sub>O4</sub>  | Output Swing 4     | $R_L = 50\Omega, V^+ = 5V$              | 1.8        | 1.6    | 1.6    | 1.6    | V <sub>PP</sub> |
|                  |                    | (3)                                     |            | 1.3    | 1.4    | 1.5    | Min             |
| PSSR             | Power Supply       | $V^{\pm} = \pm 5V$ to $\pm 15V$         | 70         | 60     | 60     | 60     | dB              |
|                  | Rejection Ratio    |                                         |            | 55     | 50     | 50     | Min             |

(1) Limits are guaranteed by testing or correlation.

(2) (3) For specification limits over the full Military Temperature Range, see RETS6121X. The input is biased to 2.5V and  $V_{IN}$  swings  $V_{PP}$  about this value. The input swing is 2  $V_{PP}$  at all temperatures except for the  $A_V$  3 test at -55°C where it is reduced to 1.5 VPP.

Copyright © 2004–2011, Texas Instruments Incorporated



SNOSC10B-MAY 2004-REVISED OCTOBER 2011

www.ti.com

### **AC Electrical Characteristics**

The following specifications apply for Supply Voltage =  $\pm 15V$ ,  $V_{CM} = 0$ ,  $R_L \ge 100 \text{ k}\Omega$  and  $R_S = 50\Omega$  unless otherwise noted. **Boldface** limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25^{\circ}C$ .

|                                 |                 |                                                    |      | LM6121 | LM6221 | LM6321 |       |
|---------------------------------|-----------------|----------------------------------------------------|------|--------|--------|--------|-------|
| Symbol                          | Parameter       | Conditions                                         | Тур  | Limit  | Limit  | Limit  | Units |
|                                 |                 |                                                    |      | (1)    | (1)    | (1)    |       |
| SR <sub>1</sub>                 | Slew Rate 1     | $V_{IN} = \pm 11V, R_L = 1 k\Omega$                | 1200 | 550    | 550    | 550    | V/µs  |
| SR <sub>2</sub>                 | Slew Rate 2     | $V_{IN} = \pm 11V, R_L = 50\Omega$                 | 800  | 550    | 550    | 550    | Min   |
|                                 |                 | (2)                                                |      |        |        |        |       |
| SR <sub>3</sub>                 | Slew Rate 3     | $V_{IN} = 2 V_{PP}, R_L = 50\Omega$                | 50   | 550    | 550    | 550    |       |
|                                 |                 | V <sup>+</sup> = 5V <sup>(3)</sup>                 |      |        |        |        |       |
| BW                              | -3 dB Bandwidth | $V_{IN} = \pm 100 \text{ mV}_{PP}, R_L = 50\Omega$ | 50   | 30     | 30     | 30     | MHz   |
|                                 |                 | C <sub>L</sub> ≤ 10 pF                             |      |        |        |        | Min   |
| t <sub>r</sub> , t <sub>f</sub> | Rise Time       | $R_L = 50\Omega, C_L \le 10 \text{ pF}$            | 7.0  |        |        |        | ns    |
|                                 | Fall Time       | $V_O = 100 \text{ mV}_{PP}$                        |      |        |        |        |       |
| t <sub>pd</sub>                 | Propagation     | $R_L = 50\Omega, C_L \le 10 \text{ pF}$            | 4.0  |        |        |        | ns    |
|                                 | Delay Time      | $V_O = 100 \text{ mV}_{PP}$                        |      |        |        |        |       |
| OS                              | Overshoot       | $R_L = 50\Omega, C_L \le 10 \text{ pF}$            | 10   |        |        |        | %     |
|                                 |                 | $V_O = 100 \text{ mV}_{PP}$                        |      |        |        |        |       |

(1) Limits are guaranteed by testing or correlation.

(2) Slew rate is measured with a ±11V input pulse and 50Ω source impedance at 25°C. Since voltage gain is typically 0.9 driving a 50Ω load, the output swing will be approximately ±10V. Slew rate is calculated for transitions between ±5V levels on both rising and falling edges. A high speed measurement is done to minimize device heating. For slew rate versus junction temperature see typical performance curves. The input pulse amplitude should be reduced to ±10V for measurements at temperature extremes. For accurate measurements, the input slew rate should be at least 1700 V/µs.

(3) The input is biased to 2.5V and V<sub>IN</sub> swings V<sub>PP</sub> about this value. The input swing is 2 V<sub>PP</sub> at all temperatures except for the A<sub>V</sub> 3 test at -55°C where it is reduced to 1.5 V<sub>PP</sub>.

### OBSOLETE

GAIN (dB)

-8 1

1300

1200

1100

1000

900

800

700

15

10

5 0 -5 -10

20

٥

1600

1400

1200

1000

800

600

400

200 0

0

SLEW RATE  $(V/\mu s)$ 

OUTPUT VOLTAGE (V)

SUPPLY CURRENT (mA)

SLEW RATE  $(V/\mu s)$ 

Texas INSTRUMENTS

www.ti.com

SNOSC10B-MAY 2004-REVISED OCTOBER 2011



6



SNOSC10B-MAY 2004-REVISED OCTOBER 2011

#### www.ti.com

# Typical Performance Characteristics (continued)

 $T_J = 25^{\circ}C$ , unless otherwise specified





### **Application Hints**

### POWER SUPPLY DECOUPLING

The method of supply bypassing is not critical for stability of the LM6121 series buffers. However, their high current output combined with high slew rate can result in significant voltage transients on the power supply lines if much inductance is present. For example, a slew rate of 900 V/µs into a 50 $\Omega$  load produces a di/dt of 18 A/µs. Multiplying this by a wiring inductance of 50 nH (which corresponds to approximately 1½" of 22 gauge wire) result in a 0.9V transient. To minimize this problem use high quality decoupling very close to the device. Suggested values are a 0.1 µF ceramic in parallel with one or two 2.2 µF tantalums. A ground plane is recommended.

#### LOAD IMPEDANCE

The LM6121 is stable to any load when driven by a  $50\Omega$  source. As shown in the *Overshoot vs Capacitive Load* graph, worst case is a purely capacitive load of about 1000 pF. Shunting the load capacitance with a resistor will reduce overshoot.

#### SOURCE INDUCTANCE

Like any high frequency buffer, the LM6121 can oscillate at high values of source inductance. The worst case condition occurs at a purely capacitive load of 50 pF where up to 100 nH of source inductance can be tolerated. With a 50 $\Omega$  load, this goes up to 200 nH. This sensitivity may be reduced at the expense of a slight reduction in bandwidth by adding a resistor in series with the buffer input. A 100 $\Omega$  resistor will ensure stability with source inductances up to 400 nH with any load.

#### OVERVOLTAGE PROTECTION

The LM6121 may be severely damaged or destroyed if the Absolute Maximum Rating of 7V between input and output pins is exceeded.

# LM6121, LM6221, LM6321

www.ti.com

**ISTRUMENTS** 

#### SNOSC10B - MAY 2004 - REVISED OCTOBER 2011

If the buffer's input-to-output differential voltage is allowed to exceed 7V, a base-emitter junction will be in reverse-breakdown, and will be in series with a forward-biased base-emitter junction. Referring to the LM6121 simplified schematic, the transistors involved are Q1 and Q3 for positive inputs, and Q2 and Q4 for negative inputs. If any current is allowed to flow through these junctions, localized heating of the reverse-biased junction will occur, potentially causing damage. The effect of the damage is typically increased offset voltage, increased bias current, and/or degraded AC performance. Furthermore, this will defeat the short-circuit and overtemperature protection circuitry. Exceeding ±7V input with a shorted output will destroy the device.

The device is best protected by the insertion of the parallel combination of a 100 k $\Omega$  resistor (R1) and a small capacitor (C1) in series with the buffer input, and a 100 k $\Omega$  resistor (R2) from input to output of the buffer (see Figure 4). This network normally has no effect on the buffer output. However, if the buffer's current limit or shutdown is activated, and the output has a ground-referred load of significantly less than 100 k $\Omega$ , a large input-to-output voltage may be present. R1 and R2 then form a voltage divider, keeping the input-output differential below the 7V Maximum Rating for input voltages up to 14V. This protection network should be sufficient to protect the LM6121 from the output of nearly any op amp which is operated on supply voltages of ±15V or lower.



Figure 4. LM6121 with Overvoltage Protection

#### **HEATSINK REQUIREMENTS**

A heatsink may be required with the LM6321 depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible operating conditions, the junction temperature must be within the range specified under Absolute Maximum Ratings.

To determine if a heatsink is required, the maximum power dissipated by the buffer, P(max), must be calculated. The formula for calculating the maximum allowable power dissipation in any application is  $P_D = (T_J(max)-T_A)/\theta_{JA}$ . For the simple case of a buffer driving a resistive load as in Figure 5, the maximum DC power dissipation occurs when the output is at half the supply. Assuming equal supplies, the formula is  $P_D = I_S (2V^+) + V^{+2}/4 R_I$ .



Figure 5.

The next parameter which must be calculated is the maximum allowable temperature rise,  $T_R(max)$ . This is calculated by using the formula:

$$\Gamma_{R}(max) = T_{J}(max) - T_{A}(max)$$

**where:** T<sub>J</sub>(max) is the maximum allowable junction temperature

T<sub>A</sub>(max) is the maximum ambient temperature

Using the calculated values for  $T_R(max)$  and P(max), the required value for junction-to-ambient thermal resistance,  $\theta_{(J-A)}$ , can now be found:

 $\theta_{(J-A)} = T_R(max)/P(max)$ 

The heatsink for the LM6321 is made using the PC board copper. The heat is conducted from the die, through the lead frame (inside the part), and out the pins which are soldered to the PC board. The pins used for heat conduction are:

(1)

(2)





www.ti.com

# LM6121, LM6221, LM6321

SNOSC10B-MAY 2004-REVISED OCTOBER 2011

| Part    | Package   | Pins           |
|---------|-----------|----------------|
| LM6321N | 8-Pin DIP | 1, 4, 5, 8     |
| LM6321M | 14-Pin SO | 1, 2, 3, 6, 7, |
|         |           | 8, 9, 13, 14   |

Figure 8 shows copper patterns which may be used to dissipate heat from the LM6321.



### Figure 7. 14-Pin SOIC, Copper Heatsink Patterns



\*For best results, use L = 2H

Figure 8.

| Table 1. | Та | b | le | 1. |  |
|----------|----|---|----|----|--|
|----------|----|---|----|----|--|

| Package   | L (in.) | H (in.) | θ <sub>JA</sub> (°C/W) |
|-----------|---------|---------|------------------------|
| 8-Pin DIP | 2       | 0.5     | 47                     |
| 14-Pin SO | 1       | 0.5     | 69                     |
|           | 2       | 1       | 57                     |

Table 1 shows some values of junction-to-ambient thermal resistance ( $\theta_{JA}$ ) for values of L and W for 2 oz. copper:

# 9

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Products                     |                         | Applications                  |                                   |
|------------------------------|-------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio        | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com        | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com    | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com             | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com              | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks       | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com        | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com            | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com            | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com  | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com         |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap         | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconn | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated