

www.ti.com

SNOSAQ5E - FEBRUARY 2007 - REVISED AUGUST 2012

# LMV551/LMV552/LMV554 3 MHz, Micropower RRO Amplifiers

Check for Samples: LMV551, LMV552

٠

•

**APPLICATIONS** 

**Active filter** 

Automotive

**Portable equipment** 

Battery powered systems

Sensors and Instrumentation

# **FEATURES**

- (Typical 5V supply, unless otherwise noted.)
- **Guaranteed 3V and 5.0V performance**
- High unity gain bandwidth 3 MHz
- Supply current (per amplifier) 37 µA
- CMRR 93 dB
- PSRR 90 dB
- Slew rate 1 V/µs
- Output swing with 100 k $\Omega$  load 70 mV from rail
- Total harmonic distortion 0.003% @ 1kHz, 2kΩ
- Temperature range -40°C to 125°C

# DESCRIPTION

The LMV551/LMV552/LMV554 are high performance, low power operational amplifiers implemented with National's advanced VIP50 process. They feature 3 MHz of bandwidth while consuming only 37 µA of current per amplifier, which is an exceptional bandwidth to power ratio in this op amp class. These amplifiers are unity gain

The LMV551/LMV552/LMV554 have a rail-to-rail output stage and an input common mode range that extends below ground.

stable and provide an excellent solution for low power applications requiring a wide bandwidth.

The LMV551/LMV552/LMV554 have an operating supply voltage range from 2.7V to 5.5V. These amplifiers can operate over a wide temperature range (-40°C to 125°C) making them a great choice for automotive applications, sensor applications as well as portable instrumentation applications. The LMV551 is offered in the ultra tiny 5-Pin SC70 and 5-Pin SOT-23 package. The LMV552 is offered in an 8-Pin MSOP package. The LMV554 is offered in the 14-Pin TSSOP.

# **Typical Application**





Figure 1. Open Loop Gain and Phase vs. Frequency

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of ĀΑ Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

# LMV551, LMV552

#### SNOSAQ5E-FEBRUARY 2007-REVISED AUGUST 2012

TEXAS INSTRUMENTS

www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# Absolute Maximum Ratings (1)

| ESD Tolerance <sup>(2)</sup>                      |                                            |
|---------------------------------------------------|--------------------------------------------|
| Human Body Model                                  |                                            |
| LMV551/LMV552/LMV554                              | 2 KV                                       |
| Machine Model                                     |                                            |
| LMV551                                            | 100V                                       |
| LMV552/LMV554                                     | 250V                                       |
| $V_{IN}$ Differential (@ V <sup>+</sup> = 5V)     | ±2.5V                                      |
| Supply Voltage (V <sup>+</sup> - V <sup>−</sup> ) | 6V                                         |
| Voltage at Input/Output pins                      | V <sup>+</sup> +0.3V, V <sup>−</sup> −0.3V |
| Storage Temperature Range                         | −65°C to 150°C                             |
| Junction Temperature <sup>(3)</sup>               | 150°C                                      |
| Soldering Information                             |                                            |
| Infrared or Convection (20 sec)                   | 235°C                                      |
| Wave Soldering Lead Temp. (10 sec)                | 260°C                                      |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables.

(2) Human Body Model, applicable std. MIL-STD-883, Method 3015.7. Machine Model, applicable std. JESD22-A115-A (ESD MM std. of JEDEC) Field-Induced Charge-Device Model, applicable std. JESD22-C101-C (ESD FICDM std. of JEDEC).

(3) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.

# Operating Ratings <sup>(1)</sup>

| Temperature Range <sup>(2)</sup>                   | −40°C to 125°C |
|----------------------------------------------------|----------------|
| Supply Voltage $(V^+ - V^-)$                       | 2.7V to 5.5V   |
| Package Thermal Resistance ( $\theta_{JA}^{(2)}$ ) |                |
| 5-Pin SC70                                         | 456°C/W        |
| 5-Pin SOT-23                                       | 234°C/W        |
| 8-Pin MSOP                                         | 235°C/W        |
| 14-Pin TSSOP                                       | 160°C/W        |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test conditions, see the Electrical Characteristics Tables.

(2) The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A)/\theta_{JA}$ . All numbers apply for packages soldered directly onto a PC board.



#### www.ti.com

### **3V Electrical Characteristics**

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . **Boldface** limits apply at the temperature extremes. <sup>(1)</sup>

| Symbol             | Parameter                          | Condi                                                                   | Min<br>(2)             | Тур<br>(3)      | Max<br>(2)      | Units             |          |  |
|--------------------|------------------------------------|-------------------------------------------------------------------------|------------------------|-----------------|-----------------|-------------------|----------|--|
| V <sub>OS</sub>    | Input Offset Voltage               |                                                                         |                        | 1               | 3<br><b>4.5</b> | mV                |          |  |
| TC V <sub>OS</sub> | Input Offset Average Drift         |                                                                         |                        |                 | 3.3             |                   | µV/°C    |  |
| I <sub>B</sub>     | Input Bias Current                 | (4)                                                                     |                        |                 | 20              | 38                | nA       |  |
| I <sub>OS</sub>    | Input Offset Current               |                                                                         |                        |                 | 1               | 20                | nA       |  |
| CMRR               | Common Mode Rejection Ratio        | 0V ≤ V <sub>CM</sub> 2.0V                                               |                        | 74<br><b>72</b> | 92              |                   | dB       |  |
| PSRR               | Power Supply Rejection Ratio       | $3.0 \le V^+ \le 5V,$<br>$V_{CM} = 0.5V$                                | LMV551/LMV552          | 80<br><b>78</b> |                 |                   |          |  |
|                    |                                    |                                                                         | LMV554                 | 78<br><b>76</b> | 92              |                   |          |  |
|                    |                                    | $2.7 \le V^+ \le 5.5V,$<br>$V_{CM} = 0.5V$                              | LMV551/LMV552          | 80<br><b>78</b> |                 |                   | - dB     |  |
|                    |                                    |                                                                         | LMV554                 | 78<br><b>76</b> | 92              |                   |          |  |
| CMVR               | Input Common-Mode Voltage<br>Range | CMRR ≥ 68 dB<br><b>CMRR ≥ 60 dB</b>                                     |                        | 0<br><b>0</b>   |                 | 2.1<br><b>2.1</b> | V        |  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain          | $0.4 \le V_0 \le 2.6$ ,<br>$R_L = 100 \text{ k}\Omega \text{ to V}^+/2$ | LMV551/LMV552          | 81<br><b>78</b> | 00              |                   | dB       |  |
|                    |                                    |                                                                         | LMV554                 | 79<br><b>77</b> | 90              |                   |          |  |
|                    |                                    | $0.4 \le V_0 \le 2.6, R_L = 1$                                          | 71<br><b>68</b>        | 80              |                 |                   |          |  |
| Vo                 | Output Swing High                  | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                            |                        | 40              | 48<br><b>58</b> |                   |          |  |
|                    |                                    | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                             |                        |                 | 85              | 100<br><b>120</b> | mV from  |  |
|                    | Output Swing Low                   | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                            |                        | 50 65<br>77     | rail            |                   |          |  |
|                    |                                    | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                             |                        |                 | 95              | 110<br><b>130</b> |          |  |
| I <sub>SC</sub>    | Output Short Circuit Current       | Sourcing <sup>(5)</sup>                                                 | ourcing <sup>(5)</sup> |                 |                 |                   |          |  |
|                    |                                    | Sinking <sup>(5)</sup>                                                  |                        |                 | 25              |                   | mA       |  |
| I <sub>S</sub>     | Supply Current per Amplifier       |                                                                         |                        |                 | 34              | 42<br><b>52</b>   | μA       |  |
| SR                 | Slew Rate                          | A <sub>V</sub> = +1,<br>10% to 90% <sup>(6)</sup>                       |                        | 1               |                 | V/µs              |          |  |
| Φm                 | Phase Margin                       | $R_L = 10 \text{ k}\Omega, C_L = 20 \text{ p}$                          |                        | 75              |                 | Deg               |          |  |
| GBW                | Gain Bandwidth Product             |                                                                         |                        |                 | 3               |                   | MHz      |  |
| e <sub>n</sub>     | Input-Referred Voltage Noise       | f = 100 kHz                                                             |                        |                 | 70              |                   | n)//1/17 |  |
|                    |                                    | f = 1 kHz                                                               |                        |                 |                 |                   | mV/√Hz   |  |

- (1) Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>.
- (2) Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using statistical quality control (SQC) method.
- (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.
- (4) Positive current corresponds to current flowing into the device.
- (5) The part is not short circuit protected and is not recommended for operation with heavy resistive loads.
- (6) Slew rate is the average of the rising and falling slew rates.

Copyright © 2007–2012, Texas Instruments Incorporated



www.ti.com

# **3V Electrical Characteristics (continued)**

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 3V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . Boldface limits apply at the temperature extremes. <sup>(1)</sup>

| Symbol         | Parameter                    | Conditions                                            | Min<br>(2) | Тур<br>(3) | Max<br>(2) | Units  |
|----------------|------------------------------|-------------------------------------------------------|------------|------------|------------|--------|
| i <sub>n</sub> | Input-Referred Current Noise | f = 100 kHz                                           |            | 0.1        |            | pA/√Hz |
|                |                              | f = 1 kHz                                             |            | 0.15       |            | ралини |
| THD            | Total Harmonic Distortion    | $f = 1 \text{ kHz}, A_V = 2, R_L = 2 \text{ k}\Omega$ |            | 0.003      |            | %      |



#### www.ti.com

### **5V Electrical Characteristics**

Unless otherwise specified, all limits are guaranteed for  $T_A = 25^{\circ}C$ ,  $V^+ = 5V$ ,  $V^- = 0V$ ,  $V_{CM} = V^+/2 = V_0$ . **Boldface** limits apply at the temperature extremes.

| Symbol             | Parameter                          | Conditions                                                                                  | Min<br>(1)      | Тур<br>(2) | Max<br>(1)        | Units   |  |  |
|--------------------|------------------------------------|---------------------------------------------------------------------------------------------|-----------------|------------|-------------------|---------|--|--|
| V <sub>OS</sub>    | Input Offset Voltage               |                                                                                             |                 | 1          | 3.0<br><b>4.5</b> | mV      |  |  |
| TC V <sub>OS</sub> | Input Offset Average Drift         |                                                                                             |                 | 3.3        |                   | μV/°C   |  |  |
| I <sub>B</sub>     | Input Bias Current                 | (3)                                                                                         |                 | 20         | 38                | nA      |  |  |
| l <sub>OS</sub>    | Input Offset Current               |                                                                                             |                 | 1          | 20                | nA      |  |  |
| CMRR               | Common Mode Rejection Ratio        | $0 \le V_{CM} \le 4.0V$                                                                     | 76<br><b>74</b> | 93         |                   | dB      |  |  |
| PSRR               | Power Supply Rejection Ratio       | $3V \le V^+ \le 5V$ to $V_{CM} = 0.5V$                                                      | 78<br><b>75</b> | 90         |                   | - dB    |  |  |
|                    |                                    | $2.7 \text{V} \leq \text{V}^{+} \leq 5.5 \text{V}$ to $\text{V}_{\text{CM}} = 0.5 \text{V}$ | 78<br><b>75</b> | 90         |                   | uВ      |  |  |
| CMVR               | Input Common-Mode Voltage<br>Range | CMRR ≥ 68 dB<br>CMRR ≥ 60 dB                                                                | 0<br><b>0</b>   |            | 4.1<br><b>4.1</b> | V       |  |  |
| A <sub>VOL</sub>   | Large Signal Voltage Gain          | $0.4 \leq V_O \leq 4.6,  R_L = 100 \; k\Omega$ to $V^+/2$                                   | 78<br><b>75</b> | 90         |                   | - dB    |  |  |
|                    |                                    | $0.4 \leq V_O \leq 4.6,  R_L$ = 10 k $\Omega$ to V <sup>+</sup> /2                          | 75<br><b>72</b> | 80         |                   | UD .    |  |  |
| Vo                 | Output Swing High                  | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                                                |                 | 70         | 92<br><b>122</b>  |         |  |  |
|                    |                                    | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                                 |                 | 125        | 155<br><b>210</b> | mV from |  |  |
|                    | Output Swing Low                   | $R_L = 100 \text{ k}\Omega \text{ to V}^+/2$                                                |                 | 60         | 70<br><b>82</b>   | rail    |  |  |
|                    |                                    | $R_L = 10 \text{ k}\Omega \text{ to V}^+/2$                                                 |                 | 110        | 130<br><b>155</b> |         |  |  |
| I <sub>SC</sub>    | Output Short Circuit Current       | Sourcing <sup>(4)</sup>                                                                     |                 | 10         |                   |         |  |  |
|                    |                                    | Sinking <sup>(4)</sup>                                                                      |                 | 25         |                   | mA      |  |  |
| I <sub>S</sub>     | Supply Current Per Amplifier       |                                                                                             |                 | 37         | 46<br><b>54</b>   | μA      |  |  |
| SR                 | Slew Rate                          | $A_V = +1, V_O = 1 V_{PP}$<br>10% to 90% <sup>(5)</sup>                                     |                 | 1          |                   | V/µs    |  |  |
| Φm                 | Phase Margin                       | $R_{L} = 10 \text{ k}\Omega, C_{L} = 20 \text{ pF}$                                         |                 | 75         |                   | Deg     |  |  |
| GBW                | Gain Bandwidth Product             |                                                                                             |                 | 3          |                   | MHz     |  |  |
| e <sub>n</sub>     | Input-Referred Voltage Noise       | f = 100 kHz                                                                                 |                 | 70         |                   | m)///   |  |  |
|                    |                                    | f = 1 kHz                                                                                   |                 | 70         |                   | nV/√Hz  |  |  |
| i <sub>n</sub>     | Input-Referred Current Noise       | f = 100 kHz                                                                                 |                 | 0.1        |                   | pA/√Hz  |  |  |
|                    |                                    | f = 1 kHz                                                                                   | 0.15            |            |                   |         |  |  |
| THD                | Total Harmonic Distortion          | f = 1 kHz, $A_V$ = 2, $R_L$ = 2 k $\Omega$                                                  |                 | 0.003      |                   | %       |  |  |

(1) Limits are 100% production tested at 25°C. Limits over the operating temperature range are guaranteed through correlations using statistical quality control (SQC) method.

(2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

(3) Positive current corresponds to current flowing into the device.

(4) The part is not short circuit protected and is not recommended for operation with heavy resistive loads.

(5) Slew rate is the average of the rising and falling slew rates.

v+

OUTPUT

### TEXAS INSTRUMENTS

www.ti.com

# **Connection Diagram**

+IN

٧

-IN



Figure 2. 5-Pin SC70/ SOT-23 (Top View)

Figure 3. 8-Pin MSOP (Top View)

۷\*

OUT B

-IN B

+IN B



Figure 4. 14-Pin TSSOP (Top View)



# LMV551, LMV552





20 23 Vs = 3∖  $R_{L} = 10 \ k_{L}$ 0 0  $C_{I} = 20 \, \text{pF}$ Ē -20 -23 100k 1M 100 10k 10M

FREQUENCY (Hz)

1k









Open Loop Gain and Phase with Resistive Load



Supply voltage



Large Signal Transient Response



0.015

0.01

0.005

-0.005

-0.01

-0.015 L 0

1.00

0.10

0.01

0.00

1

0.1

0.01

0.001

10

THD+N (%)

0.01

V<sub>S</sub> = 3V

 $A_V = +2$ 

 $V_{S} = 3V$ 

 $A_V = +2$ 

V<sub>OUT</sub> = 1 V<sub>PP</sub>

100

VIN = 1 kHz SINE WAVE

0.1

THD+N (%)

0

Vout (V)

**Small Signal Transient Response** 

 $V_{S} = 5V$ 

20

C<sub>L</sub> = 15 pF

V<sub>IN</sub> = 20 mV<sub>PP</sub>, 20 kHz

40

TIME (µs)

THD+N

vs.

Amplitude @ 3V

 $R_L = 10 \ k\Omega$ 

1

V<sub>OUT</sub> (V<sub>PP</sub>)

THD+N

vs. Amplitude

 $R_L = 10 \ k\Omega$ 

1k

FREQUENCY (Hz)

R<sub>L</sub> = 100 kΩ

R<sub>L</sub> = 100 kΩ

100k

10k

10

60

80





8

TEXAS INSTRUMENTS

www.ti.com







Copyright © 2007-2012, Texas Instruments Incorporated



# **Applications Information**

### ADVANTAGES OF THE LMV551/LMV552/LMV554

### Low Voltage and Low Power Operation

The LMV551/LMV552/LMV554 have performance guaranteed at supply voltages of 3V and 5V and are guaranteed to be operational at all supply voltages between 2.7V and 5.5V. For this supply voltage range, the LMV551/LMV552/LMV554 draw the extremely low supply current of less than 37  $\mu$ A per amp.

10

**Texas** 

www.ti.com



#### www.ti.com

#### Wide Bandwidth

The bandwidth to power ratio of 3 MHz to 37 µA per amplifier is one of the best bandwidth to power ratios ever achieved. This makes these devices ideal for low power signal processing applications such as portable media players and instrumentation.

#### Low Input Referred Noise

The LMV551/LMV552/LMV554 provide a flatband input referred voltage noise density of 70 nV/ $\sqrt{Hz}$ , which is significantly better than the noise performance expected from an ultra low power op amp. They also feature the exceptionally low 1/f noise corner frequency of 4 Hz. This noise specification makes the LMV551/LMV552/LMV554 ideal for low power applications such as PDAs and portable sensors.

#### Ground Sensing and Rail-to-Rail Output

The LMV551/LMV552/LMV554 each have a rail-to-rail output stage, which provides the maximum possible output dynamic range. This is especially important for applications requiring a large output swing. The input common mode range includes the negative supply rail which allows direct sensing at ground in a single supply operation.

#### Small Size

The small footprints of the LMV551/LMV552/LMV554 packages save space on printed circuit boards, and enable the design of smaller and more compact electronic products. Long traces between the signal source and the op amp make the signal path susceptible to noise. By using a physically smaller package, the amplifiers can be placed closer to the signal source, reducing noise pickup and enhancing signal integrity

### STABILITY OF OP AMP CIRCUITS

#### Stability and Capacitive Loading

As seen in the Phase Margin vs. Capacitive Load graph, the phase margin reduces significantly for  $C_L$  greater than 100 pF. This is because the op amp is designed to provide the maximum bandwidth possible for a low supply current. Stabilizing them for higher capacitive loads would have required either a drastic increase in supply current, or a large internal compensation capacitance, which would have reduced the bandwidth of the op amp. Hence, if the LMV551/LMV552/LMV554 are to be used for driving higher capacitive loads, they will have to be externally compensated.



Figure 5. Gain vs. Frequency for an Op Amp

An op amp, ideally, has a dominant pole close to DC, which causes its gain to decay at the rate of 20 dB/decade with respect to frequency. If this rate of decay, also known as the rate of closure (ROC), remains the same until the op amp's unity gain bandwidth, the op amp is stable. If, however, a large capacitance is added to the output of the op amp, it combines with the output impedance of the op amp to create another pole in its frequency response before its unity gain frequency (Figure 5). This increases the ROC to 40 dB/ decade and causes instability.

Copyright © 2007–2012, Texas Instruments Incorporated

12 Submit Documentation Feedback

In such a case a number of techniques can be used to restore stability to the circuit. The idea behind all these schemes is to modify the frequency response such that it can be restored to an ROC of 20 dB/decade, which ensures stability.

#### In the Loop Compensation

Figure 6 illustrates a compensation technique, known as 'in the loop' compensation, that employs an RC feedback circuit within the feedback loop to stabilize a non-inverting amplifier configuration. A small series resistance,  $R_S$ , is used to isolate the amplifier output from the load capacitance,  $C_L$ , and a small capacitance,  $C_F$ , is inserted across the feedback resistor to bypass  $C_L$  at higher frequencies.



The values for  $R_S$  and  $C_F$  are decided by ensuring that the zero attributed to  $C_F$  lies at the same frequency as the pole attributed to  $C_L$ . This ensures that the effect of the second pole on the transfer function is compensated for by the presence of the zero, and that the ROC is maintained at 20 dB/decade. For the circuit shown in Figure 6 the values of  $R_S$  and  $C_F$  are given by Equation 1. Values of  $R_S$  and  $C_F$  required for maintaining stability for different values of  $C_L$ , as well as the phase margins obtained, are shown in Table 1.  $R_F$ ,  $R_{IN}$ , and  $R_L$  are to be 10 k $\Omega$ , while  $R_{OUT}$  is 340 $\Omega$ .

$$R_{S} = \frac{R_{OUT}R_{IN}}{R_{F}}$$

$$C_{F} = \left(1 + \frac{1}{A_{CL}}\right) \left(\frac{R_{F} + 2R_{IN}}{R_{F}^{2}}\right) C_{L}R_{OUT}$$

(1)

Copyright © 2007-2012, Texas Instruments Incorporated

|                     |                    |                     | -                |
|---------------------|--------------------|---------------------|------------------|
| C <sub>L</sub> (pF) | R <sub>S</sub> (Ω) | C <sub>F</sub> (pF) | Phase Margin (°) |
| 50                  | 340                | 8                   | 47               |
| 100                 | 340                | 15                  | 42               |
| 150                 | 340                | 22                  | 40               |

Table 1. Phase Margins

Although this methodology provides circuit stability for any load capacitance, it does so at the price of bandwidth. The closed loop bandwidth of the circuit is now limited by  $R_F$  and  $C_F$ .

### Compensation by External Resistor

In some applications it is essential to drive a capacitive load without sacrificing bandwidth. In such a case, in the loop compensation is not viable. A simpler scheme for compensation is shown in Figure 7. A resistor,  $R_{ISO}$ , is placed in series between the load capacitance and the output. This introduces a zero in the circuit transfer function, which counteracts the effect of the pole formed by the load capacitance and ensures stability. The value of  $R_{ISO}$  to be used should be decided depending on the size of  $C_L$  and the level of performance desired. Values ranging from 5 $\Omega$  to 50 $\Omega$  are usually sufficient to ensure stability. A larger value of  $R_{ISO}$  will result in a system with less ringing and overshoot, but will also limit the output swing and the short circuit current of the circuit.







www.ti.com

SNOSAQ5E-FEBRUARY 2007-REVISED AUGUST 2012



Figure 7. Compensation by Isolation Resistor

### **Typical Application**

### **ACTIVE FILTERS**

With a wide unity gain bandwidth of 3 MHz, low input referred noise density and a low power supply current, the LMV551/LMV552/LMV554 are well suited for low-power filtering applications. Active filter topologies, such as the Sallen-Key low pass filter shown in Figure 8, are very versatile, and can be used to design a wide variety of filters (Chebyshev, Butterworth or Bessel). The Sallen-Key topology, in particular, can be used to attain a wide range of Q, by using positive feedback to reject the undesired frequency range.

In the circuit shown in Figure 8, the two capacitors appear as open circuits at lower frequencies and the signal is simply buffered to the output. At high frequencies the capacitors appear as short circuits and the signal is shunted to ground by one of the capacitors before it can be amplified. Near the cut-off frequency, where the impedance of the capacitances is on the same order as  $R_G$  and  $R_F$ , positive feedback through the other capacitor allows the circuit to attain the desired Q.



Figure 8. Sallen-Key Filter



# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                  | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                |              | (4)               |         |
| LMV551MF/NOPB    | ACTIVE | SOT-23       | DBV     | 5    | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AF3A              | Samples |
| LMV551MFX/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | AF3A              | Samples |
| LMV551MG/NOPB    | ACTIVE | SC70         | DCK     | 5    | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | A94               | Samples |
| LMV551MGX/NOPB   | ACTIVE | SC70         | DCK     | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | A94               | Samples |
| LMV552MM/NOPB    | ACTIVE | VSSOP        | DGK     | 8    | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | АНЗА              | Samples |
| LMV552MMX/NOPB   | ACTIVE | VSSOP        | DGK     | 8    | 3500        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | АНЗА              | Samples |
| LMV554MT/NOPB    | ACTIVE | TSSOP        | PW      | 14   | 94          | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV55<br>4MT      | Samples |
| LMV554MTX/NOPB   | ACTIVE | TSSOP        | PW      | 14   | 2500        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 125   | LMV55<br>4MT      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



www.ti.com

24-Jan-2013

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LMV551MF/NOPB              | SOT-23          | DBV                | 5  | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV551MFX/NOPB             | SOT-23          | DBV                | 5  | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV551MG/NOPB              | SC70            | DCK                | 5  | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV551MGX/NOPB             | SC70            | DCK                | 5  | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV552MM/NOPB              | VSSOP           | DGK                | 8  | 1000 | 178.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV552MMX/NOPB             | VSSOP           | DGK                | 8  | 3500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| LMV554MTX/NOPB             | TSSOP           | PW                 | 14 | 2500 | 330.0                    | 12.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

16-Nov-2012



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMV551MF/NOPB  | SOT-23       | DBV             | 5    | 1000 | 203.0       | 190.0      | 41.0        |
| LMV551MFX/NOPB | SOT-23       | DBV             | 5    | 3000 | 206.0       | 191.0      | 90.0        |
| LMV551MG/NOPB  | SC70         | DCK             | 5    | 1000 | 203.0       | 190.0      | 41.0        |
| LMV551MGX/NOPB | SC70         | DCK             | 5    | 3000 | 206.0       | 191.0      | 90.0        |
| LMV552MM/NOPB  | VSSOP        | DGK             | 8    | 1000 | 203.0       | 190.0      | 41.0        |
| LMV552MMX/NOPB | VSSOP        | DGK             | 8    | 3500 | 349.0       | 337.0      | 45.0        |
| LMV554MTX/NOPB | TSSOP        | PW              | 14   | 2500 | 349.0       | 337.0      | 45.0        |

DBV (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

D. Falls within JEDEC MO-178 Variation AA.



DBV (R-PDSO-G5)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters.B. This drawing is subject to change without notice.

- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



DCK (R-PDSO-G5)

PLASTIC SMALL-OUTLINE PACKAGE



- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-203 variation AA.



DGK (S-PDSO-G8)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end.

- D Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- E. Falls within JEDEC MO-187 variation AA, except interlead flash.



PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated