

# Ultra Low Noise, Dual 200mA Linear Regulator for RF/Analog Circuits

Check for Samples: LP8900

### **FEATURES**

- Operation from 1.8V to 5.5V Input
- 1% accuracy Over Temperature
- Output Voltage from 1.2V to 3.6V
- 6μV<sub>RMS</sub>Output Voltage Noise
- PSRR 75dB at 1kHz
- 110mV Dropout at 200mA load
- 48µA Quiescent Current per regulator
- 80µs Start-Up time

- Stable with Ceramic Capacitors as small as 0402
- Thermal-Overload and Short-Circuit Protection

### **APPLICATIONS**

- **Battery Operated Devices**
- **Hand-Held Information Appliances**
- **Noise Sensitive RF Applications**
- DC/DC Convertor Post Regulation/Filter

#### DESCRIPTION

The LP8900 is a dual linear regulator capable of supplying 200mA output current per regulator. Designed to meet the requirements of RF/Analog circuits, the LP8900 provides low device noise, High PSRR, low quiescent current and superior line transient response figures.

Using new innovative design techniques the LP8900 offers class-leading device noise performance without a noise bypass capacitor.

The LP8900 is designed to be stable with space saving ceramic capacitors as small as 0402 case size, enabling a solution size <4mm<sup>2</sup>.

Performance is specified for a -40°C to 125°C junction temperature range.

Output voltage options are available between 1.2V and 3.6V, for availability please contact your local NSC sales office.

#### **Package**

6 pin micro SMD (1.5mm x 1.1mm)

### **Typical Application Circuit**



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



### **Pin Functions**

### **Pin Descriptions**

#### **Packages**

| Pin No. | Symbol             | Name and Function                                                                                                                                            |
|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1      | V <sub>EN</sub> 1  | Enable Input; Enables the Regulator when ≥ 1.2V. Disables the Regulator when ≤ 0.4V. Enable Input has an internal 3MΩ pull-down resistor to GND.             |
| B1      | GND                | Common Ground.                                                                                                                                               |
| C1      | V <sub>EN</sub> 2  | Enable Input; Enables the Regulator when ≥ 1.2V. Disables the Regulator when ≤ 0.4V. Enable Input has an internal 3MΩ pull-down resistor to GND.             |
| C2      | V <sub>OUT</sub> 2 | Voltage output. A Low ESR Ceramic Capacitor should be connected from this pin to GND. (See Application Information) Connect this output to the load circuit. |
| B2      | V <sub>IN</sub>    | Voltage Supply Input. A 1.0μF capacitor should be connected from this pin to GND.                                                                            |
| A2      | V <sub>OUT</sub> 1 | Voltage output. A Low ESR Ceramic Capacitor should be connected from this pin to GND. (See Application Information) Connect this output to the load circuit. |

### **Connection Diagram**





Figure 1. 6 Bump Thin Micro SMD, Large Bump



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.



## Absolute Maximum Ratings (1) (2)

| V <sub>IN</sub> , V <sub>OUT</sub> Pins: Voltage to GND | -0.3 to 6.5V                                   |
|---------------------------------------------------------|------------------------------------------------|
| V <sub>EN</sub> : Voltage to GND                        | -0.3 to (V <sub>IN</sub> + 0.3V) to 6.5V (max) |
| Junction Temperature                                    | 150°C                                          |
| Lead/Pad Temp. (3)                                      |                                                |
| Micro SMD                                               | 260°C                                          |
| Storage Temperature                                     | -65 to 150°C                                   |
| Continuous Power Dissipation                            | Internally Limited                             |
| ESD (5)                                                 |                                                |
| Human Body Model                                        | 2KV                                            |
| Machine Model                                           | 200V                                           |

- (1) All Voltages are with respect to the potential at the GND pin.
- Absolute Maximum Ratings are limits beyond which damage can occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.
- For further information on these packages please refer to the following application notes, AN-1112 Micro SMD Wafer Level Chip Scale Package.
- Internal thermal shutdown circuitry protects the device from permanent damage.
- The human body model is 100pF discharged through a  $1.5k\Omega$  resistor into each pin. The machine model is a 200pF capacitor discharged directly into each pin.

### Operating Ratings (1)

| Input Voltage Range                      | 1.8 to 5.5V    |
|------------------------------------------|----------------|
| Recommended Load Current per channel     | 200mA          |
| Junction Temperature                     | -40°C to 125°C |
| Ambient Temperature T <sub>A</sub> Range | -40°C to 85°C  |

- Absolute Maximum Ratings are limits beyond which damage can occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.
- The maximum ambient temperature  $(T_{A(max)})$  is dependant on the maximum operating junction temperature  $(T_{J(max-op)} = 125^{\circ}C)$ , the maximum power dissipation of the device in the application  $(P_{D(max)})$ , and the junction to ambient thermal resistance of the part / package in the application ( $\theta_{JA}$ ), as given by the following equation:  $T_{A(max)} = T_{J(max-op)} - (\theta_{JA} \times P_{D(max)})$ .

### Thermal Properties (1)

| Junction To Ambient Thermal Resistance (2) |         |
|--------------------------------------------|---------|
| θ <sub>JA</sub> JEDEC Board                | 108°C/W |
| θ <sub>JA</sub> 4 Layer Board              | 172°C/W |

- (1) Absolute Maximum Ratings are limits beyond which damage can occur. Operating Ratings are conditions under which operation of the device is guaranteed. Operating Ratings do not imply guaranteed performance limits. For guaranteed performance limits and associated test conditions, see the Electrical Characteristics tables.
- Junction to ambient thermal resistance is dependant on the application and board layout. In applications where high maximum power dissipation is possible, special care must be paid to thermal dissipation issues in board design.
- Full details can be found in JESD61-7

Copyright © 2008-2009, Texas Instruments Incorporated



#### **Electrical Characteristics**

Unless otherwise noted,  $V_{EN}$  =1.2V,  $V_{IN}$  =  $V_{OUT}$  + 0.5V, or 1.8V, whichever is higher , where  $V_{OUT}$  is the higher of  $V_{OUT1}$  and  $V_{OUT2}$ .  $C_{IN}$  =  $C_{OUT}$  = 1,0mA .

Typical values and limits appearing in normal type apply for  $T_A = 25$ °C. Limits appearing in **boldface** type apply over the full junction temperature range for operation, -40 to +125°C. (1)

| 0                     | Danage dan                       | 0                                                                    | allel                    | <b>T</b> | Limit |      | 11            |  |
|-----------------------|----------------------------------|----------------------------------------------------------------------|--------------------------|----------|-------|------|---------------|--|
| Symbol                | Parameter                        | Con                                                                  | ditions                  | Тур      | Min   | Max  | Units         |  |
| V <sub>IN</sub>       | Input Voltage                    | (2)                                                                  |                          | 1.8      | 5.5   | V    |               |  |
| $\Delta V_{OUT}$      | Output Voltage Tolerance         | $V_{IN} = V_{OUT(NOM)} + 0$<br>$I_{LOAD} = 1 \text{mA}$              | ).5V to 5.5V             |          | -1.0  | 1.0  | %             |  |
|                       |                                  | $V_{IN} = 1.8V \text{ to } 5.5V$<br>$I_{LOAD} = 1\text{mA}, V_{OUT}$ | = 1.2V                   |          | -2.25 | 2.25 | %             |  |
|                       | Line Regulation Error            | $V_{IN} = V_{OUT(NOM)} + 0$<br>$I_{OUT} = 1mA$                       | .5V to 5.5V,             | 0.05     |       |      | %/V           |  |
|                       | Load Regulation Error            | $I_{OUT} = 1$ mA to 200n                                             | nA                       | 4        |       | 9    | mV            |  |
| $V_{DO}$              | Dropout Voltage <sup>(3)</sup>   |                                                                      | V <sub>OUT</sub> = 3.6V  | 55       |       | 82   | \/            |  |
|                       |                                  | I <sub>OUT</sub> = 200mA                                             | V <sub>OUT</sub> = 2.8V  | 110      |       | 164  | mV            |  |
|                       |                                  |                                                                      | V <sub>OUT</sub> = 1.8V  | 185      |       | 260  |               |  |
| I <sub>LOAD</sub>     | Load Current                     | (4)                                                                  |                          |          | 0     | 200  | mA            |  |
| IQ                    | Quiescent Current                | V <sub>EN1</sub> = 1.2V, V <sub>EN2</sub> =                          | 48                       |          | 120   |      |               |  |
|                       |                                  | V <sub>EN1</sub> = 1.2V, V <sub>EN2</sub> =                          | 85                       |          | 200   | μΑ   |               |  |
|                       |                                  | V <sub>EN1</sub> = 1.2V, V <sub>EN2</sub> =                          | 210                      |          |       |      |               |  |
|                       |                                  | V <sub>EN</sub> ≤ 0.4V                                               |                          | 0.003    |       | 1.0  |               |  |
| I <sub>SC</sub>       | Short Circuit Current Limit      | $V_{IN} = 3.6V^{(5)}$                                                |                          | 600      |       | 900  | mA            |  |
| PSRR                  | Power Supply Rejection Ratio (6) | f = 1kHz, I <sub>OUT</sub> = 200                                     | 0mA                      | 75       |       |      |               |  |
|                       |                                  | f = 10kHz, I <sub>OUT</sub> = 20                                     | 00mA                     | 65       |       |      | dB            |  |
|                       |                                  | f = 100kHz, I <sub>OUT</sub> = 2                                     | 200mA                    | 45       |       |      |               |  |
|                       |                                  | f = 1MHz, I <sub>OUT</sub> = 20                                      | 00mA                     | 30       |       |      |               |  |
|                       |                                  | BW = 10Hz to                                                         | I <sub>OUT</sub> = 0mA   | 6        |       |      |               |  |
| e <sub>n</sub>        | Output noise Voltage (6)         | 100kHz,<br>V <sub>IN</sub> = 4.2V, C <sub>OUT</sub> =                | I <sub>OUT</sub> = 1mA   | 10       | 0     |      | $\mu V_{RMS}$ |  |
|                       |                                  | 1.0µF                                                                | I <sub>OUT</sub> = 200mA | 6        |       |      |               |  |
| T <sub>SHUTDOWN</sub> | Thermal Shutdown                 | Temperature                                                          | •                        | 155      |       |      | 90            |  |
|                       |                                  | Hysteresis                                                           |                          | 15       |       |      | °C            |  |

<sup>(1)</sup> All limits are guaranteed. All electrical characteristics having room-temperature limits are tested during production at T<sub>J</sub> = 25°C or correlated using Statistical Quality Control methods. Operation over the temperature specification is guaranteed by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

<sup>(2)</sup> The minimum input voltage =  $V_{OUT(NOM)} + 0.5V$  or 1.8V, whichever is greater.

<sup>(3)</sup> Dropout voltage is voltage difference between input and output at which the output voltage drops to 100mV below its nominal value. This parameter is only specified for output voltages above 1.8V.

<sup>(4)</sup> The device maintains the regulated output voltage without a load.

<sup>(5)</sup> Short circuit current is measured with V<sub>OUT</sub> pulled to 0V.

<sup>(6)</sup> This electrical specification is guaranteed by design.



### **Electrical Characteristics con't.**

Unless otherwise noted,  $V_{EN}$  =1.2V,  $V_{IN}$  =  $V_{OUT}$  + 0.5V, or 1.8V, whichever is higher, where  $V_{OUT}$  is the higher of  $V_{OUT_1}$  and  $V_{OUT_2}$ .  $C_{IN}$ =  $C_{OUT}$  = 1 $\mu$ F,  $I_{OUT}$  = 1mA.

Typical values and limits appearing in normal type apply for  $T_A = 25$ °C. Limits appearing in **boldface** type apply over the full junction temperature range for operation, -40 to +125°C. (1)

| 0                | Banana atau                                |                                                                  | Conditions                       |       |     | Limit           |       |
|------------------|--------------------------------------------|------------------------------------------------------------------|----------------------------------|-------|-----|-----------------|-------|
| Symbol           | Parameter                                  |                                                                  |                                  |       |     | Max             | Units |
| Enable Cont      | rol Characteristics                        | •                                                                |                                  | ,     |     | •               | •     |
| I <sub>EN</sub>  | Maximum Input Current at V <sub>EN</sub>   | $V_{EN} = 0V, V_{IN} =$                                          | 5.5V                             | 0.003 |     |                 |       |
|                  | Input <sup>(2)</sup>                       | $V_{EN} = V_{IN} = 5.5$                                          | 1                                |       |     | 4               | μA    |
| V <sub>IL</sub>  | Low Input Threshold                        | $V_{IN} = 1.8V \text{ to } 5.5$                                  | 5V                               |       |     | 0.4             | V     |
| V <sub>IH</sub>  | High Input Threshold                       | $V_{IN} = 1.8V \text{ to } 5.5$                                  | 5V                               |       | 1.2 |                 | V     |
| Timing\Tran      | sient Characteristics <sup>(3)</sup>       | •                                                                |                                  |       |     |                 |       |
| T <sub>ON</sub>  | Turn On Time                               | To 95% Level<br>V <sub>OUT(nom)</sub>                            |                                  | 80    |     | 200             | μs    |
| T <sub>OFF</sub> | Turn Off Time                              | 5% of V <sub>OUT(NOM)</sub>                                      | ,I <sub>OUT</sub> = 0mA          | 0.4   |     | 1               | ms    |
|                  | Line Transient Response  δV <sub>OUT</sub> | $T_{rise} = T_{fall} = 30\mu$<br>$\delta V_{IN} = 600 \text{mV}$ | 1                                |       |     | mV<br>(pk - pk) |       |
| Transient        | Load Transient Response  δV <sub>OUT</sub> | T <sub>rise</sub> = T <sub>fall</sub> =                          | I <sub>OUT</sub> = 1 mA to 200mA | 80    |     |                 | \/    |
| Response         |                                            | 1µs                                                              | I <sub>OUT</sub> = 200mA to 1mA  | 70    |     |                 | mV    |
|                  | Overshoot on Start-up                      |                                                                  |                                  | 0     |     | 1               | %     |

<sup>(1)</sup> All limits are guaranteed. All electrical characteristics having room-temperature limits are tested during production at T<sub>J</sub> = 25°C or correlated using Statistical Quality Control methods. Operation over the temperature specification is guaranteed by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

Product Folder Links: *LP8900* 

<sup>(2)</sup> Enable Pin has an internal  $3M\Omega$  typical, resistor connected to GND.

<sup>(3)</sup> This electrical specification is guaranteed by design.



# **Recommended Capacitor Specifications**

| Symbol           | Darameter        | Conditions  | Tree | Lir  | Units |       |  |
|------------------|------------------|-------------|------|------|-------|-------|--|
| Symbol           | Parameter        | Conditions  | Тур  | Min  | Max   | Units |  |
| C <sub>IN</sub>  | Input Capacitor  | Capacitance | 1.0  | 0.33 | 10    | μF    |  |
| 6                | 0.15.10.00       | (1)         | 1.0  | 0.33 | 4.7   |       |  |
| C <sub>OUT</sub> | Output Capacitor | ESR         |      | 5    | 500   | mΩ    |  |

<sup>(1)</sup> The capacitor tolerance should be 30% or better over temperature. The full operating conditions for the application should be considered when selecting a suitable capacitor to ensure that the minimum value of capacitance is always met. Recommended capacitor type is X7R or X5R. (See capacitor section in Applications Hints)



### **Typical Performance Characteristics.**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1.0 \mu F$  Ceramic,  $V_{IN} = V_{OUT(NOM)} + 1.0 V$  or 1.8V whichever is greater,  $T_A = 25 ^{\circ} C$ ,  $V_{OUT(NOM)} = 2.85 V$ , Enable pin is tied to  $V_{IN}$ .















### **Typical Performance Characteristics con't.**

Unless otherwise specified,  $C_{IN} = C_{OUT} = 1.0 \mu F$  Ceramic,  $V_{IN} = V_{OUT(NOM)} + 1.0 V$  or 1.8V whichever is greater,  $T_A = 25 ^{\circ} C$ ,  $V_{OUT(NOM)} = 2.85 V$ , Enable pin is tied to  $V_{IN}$ .















### **Typical Performance Characteristics con't.**

Unless otherwise specified,  $C_{IN}$ =  $C_{OUT}$  = 1.0 $\mu$ F Ceramic,  $V_{IN}$  =  $V_{OUT(NOM)}$  + 1.0V or 1.8V whichever is greater,  $T_A$  = 25 $^{\circ}$ C,  $V_{OUT(NOM)}$  = 2.85V, Enable pin is tied to  $V_{IN}$ .











### **Application Information**

### **EXTERNAL CAPACITORS**

In common with most regulators, the LP8900 requires external capacitors for regulator stability. The LP8900 is specifically designed for portable applications requiring minimum board space and smallest components. These capacitors must be correctly selected for good performance.

#### **INPUT CAPACITOR**

An input capacitor is required for stability. It is recommended that a 1.0µF capacitor be connected between the LP8900 input pin and ground (this capacitance value may be increased to 10µF).

Copyright © 2008–2009, Texas Instruments Incorporated



This capacitor must be located a distance of not more than 1cm from the input pin and returned to a clean analogue ground. Any good quality ceramic, tantalum, or film capacitor may be used at the input.

**Important:** Tantalum capacitors can suffer catastrophic failures due to surge current when connected to a low-impedance source of power (like a battery or a very large capacitor). If a tantalum capacitor is used at the input, it must be guaranteed by the manufacturer to have a surge current rating sufficient for the application.

There are no requirements for the ESR (Equivalent Series Resistance) on the input capacitor, but tolerance, temperature, and voltage coefficients must be considered when selecting the capacitor to ensure the capacitance will remain  $\approx 1.0 \mu F$  over the entire operating temperature range.

#### **OUTPUT CAPACITOR**

Correct selection of the output capacitor is critical to ensure stable operation in the intended application.

The output capacitor must meet all the requirements specified in the recommended capacitor table over all conditions in the application. These conditions include DC bias, frequency and temperature. Unstable operation will result if the capacitance drops below the minimum specified value.

The LP8900 is designed specifically to work with very small ceramic output capacitors. A 1.0 $\mu$ F ceramic capacitor (dielectric type X7R or X5R) with an ESR between 5m $\Omega$  to 500m $\Omega$ , is suitable in the LP8900 application circuit.

Other ceramic types such as Y5V and Z5U are less suitable owing to their inferior temperature characteristics. (See section on Capacitor Characteristics).

It is also recommended that the output capacitor is placed within 1cm of the output pin and returned to a clean, low impedance, ground connection.

It is possible to use tantalum or film capacitors at the device output, V<sub>OUT</sub>, but these are not as attractive for reasons of size and cost (see the section Capacitor Characteristics).

#### **NO-LOAD STABILITY**

The LP8900 will remain stable and in regulation with no external load. This is an important consideration in some circuits, for example CMOS RAM keep-alive applications.

### **CAPACITOR CHARACTERISTICS**

The LP8900 is designed to work with ceramic capacitors on the input and outputs to take advantage of the benefits they offer. For capacitance values around 1.0µF, ceramic capacitors give the circuit designer the best design options in terms of low cost and minimal area.

For both input and output capacitors, careful interpretation of the capacitor specification is required to ensure correct device operation. The capacitor value can change greatly dependant on the conditions of operation and capacitor type.

In particular, to ensure stability, the output capacitor selection should take account of all the capacitor parameters, to ensure that the specification is met within the application. Capacitance value can vary with DC bias conditions as well as temperature and frequency of operation. Capacitor values will also show some decrease over time due to aging. The capacitor parameters are also dependant on the particular case size with smaller sizes giving poorer performance figures in general.

Product Folder Links: *LP*8900





Figure 2. Effect of DC bias on Capacitance Value.

As an example Figure 2 shows a typical graph showing a comparison of capacitor case sizes in a Capacitance vs. DC Bias plot. As shown in the graph, as a result of the DC Bias condition, the capacitance value may drop below the minimum capacitance value given in the recommended capacitor table. Note that the graph shows the capacitance out of spec for the 0402 case size capacitor at higher bias voltages. It is therefore recommended that the capacitor manufacturers' specifications for the nominal value capacitor are consulted for all conditions as some capacitor sizes (e.g. 0402) may not be suitable in the actual application. Ceramic capacitors have the lowest ESR values, thus making them best for eliminating high frequency noise. The ESR of a typical  $4.7\mu\text{F}$  ceramic capacitor is in the range of  $20\text{m}\Omega$  to  $40\text{m}\Omega$ , which easily meets the ESR requirement for stability for the LP8900. The temperature performance of ceramic capacitors varies by type. Capacitor type X7R is specified with a tolerance of  $\pm 15\%$  over the temperature range -55°C to  $\pm 125\text{°C}$ . The X5R has a similar tolerance over the reduced temperature range of  $\pm 15\%$  over the temperature range value ceramic capacitors ( $\pm 15\%$ ) are manufactured with Z5U or Y5V temperature characteristics, which can result in the capacitance dropping by more than 50% as the temperature varies from  $\pm 15\%$  or  $\pm 15\%$  c. Therefore X7R or X5R types are recommended in applications where the temperature will change significantly above or below  $\pm 15\%$  or  $\pm 15\%$  or  $\pm 15\%$  c.

Tantalum capacitors are less desirable than ceramic for use as output capacitors because they are more expensive when comparing equivalent capacitance and voltage ratings in the 1µF to 4.7µF range. Another important consideration is that tantalum capacitors have higher ESR values than equivalent size ceramics. This means that while it may be possible to find a tantalum capacitor with an ESR value within the stable range, it would have to be larger in capacitance (which means bigger and more costly) than a ceramic capacitor with the same ESR value. It should also be noted that the ESR of a typical tantalum will increase about 2:1 as the temperature goes from 25°C down to -40°C, so some guard band must be allowed.

### **ENABLE CONTROL**

The LP8900 may be switched ON or OFF by a logic input at the ENABLE pin.A high voltage at this pin will turn the device on. When the enable pin is low, the regulator output is off and the device typically consumes 3nA. However if the application does not require the shutdown feature, the  $V_{EN}$  pin can be tied to  $V_{IN}$  to keep the regulator permanantly on. To ensure fast start-up is achieved,  $V_{EN}$  should be driven separately.

A  $3M\Omega$  pulldown resister ties the  $V_{EN}$  input to ground, this ensures that the device will remain off when the enable pin is left open circuit. To ensure proper operation, the signal source used to drive the  $V_{EN}$  input must be able to swing above and below the specified turn-on/off voltage thresholds listed in the Electrical Characteristics section under  $V_{IL}$  and  $V_{IH}$ .

#### micro SMD MOUNTING

The micro SMD package requires specific mounting techniques which are detailed in the National Semiconductor Application Note (AN-1112). Referring to the section *Surface Mount Technology (SMT) Assenbly Considerations*, it should be noted that the pad style which must be used with the 6 pin package is NSMD (non-solder mask defined) type.

Copyright © 2008–2009, Texas Instruments Incorporated



For best results during assembly, alignment ordinals on the PCB may be used to facilitate placement of the micro SMD device.

### micro SMD LIGHT SENSITIVITY

Exposing the micro SMD device to direct sunlight may cause mis-operation of the device. Light sources such as halogen lamps can affect the electrical performance if brought near to the device.

The wavelengths which have most detrimental effect are reds and infra-reds, which means that fluorescent lighting, used inside most buildings will have little effect on performance.

Submit Documentation Feedback

Copyright © 2008–2009, Texas Instruments Incorporated





24-.lan-2013

#### PACKAGING INFORMATION

| Orderable Device    | Status | Package Type | Package | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Top-Side Markings | Samples |
|---------------------|--------|--------------|---------|------|-------------|----------------------------|------------------|--------------------|--------------|-------------------|---------|
|                     | (1)    |              | Drawing |      |             | (2)                        |                  | (3)                |              | (4)               |         |
| LP8900TLE-3333/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | В                 | Samples |
| LP8900TLE-AAAH/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | 3                 | Samples |
| LP8900TLE-AAEB/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | Α                 | Samples |
| LP8900TLE-AAEC/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 250         | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | D                 | Samples |
| LP8900TLX-3333/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 3000        | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | В                 | Samples |
| LP8900TLX-AAAH/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 3000        | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 125   | 3                 | Samples |
| LP8900TLX-AAEB/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 3000        | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | Α                 | Samples |
| LP8900TLX-AAEC/NOPB | ACTIVE | DSBGA        | YZR     | 6    | 3000        | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM |              | D                 | Samples |

<sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



### **PACKAGE OPTION ADDENDUM**

24-Jan-2013

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 17-Nov-2012

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All ulliletistatis are nonlina |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|--------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LP8900TLE-3333/NOPB            | DSBGA           | YZR                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLE-AAAH/NOPB            | DSBGA           | YZR                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLE-AAEB/NOPB            | DSBGA           | YZR                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLE-AAEC/NOPB            | DSBGA           | YZR                | 6 | 250  | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLX-3333/NOPB            | DSBGA           | YZR                | 6 | 3000 | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLX-AAAH/NOPB            | DSBGA           | YZR                | 6 | 3000 | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLX-AAEB/NOPB            | DSBGA           | YZR                | 6 | 3000 | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |
| LP8900TLX-AAEC/NOPB            | DSBGA           | YZR                | 6 | 3000 | 178.0                    | 8.4                      | 1.15       | 1.63       | 0.7        | 4.0        | 8.0       | Q1               |

www.ti.com 17-Nov-2012



\*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP8900TLE-3333/NOPB | DSBGA        | YZR             | 6    | 250  | 203.0       | 190.0      | 41.0        |
| LP8900TLE-AAAH/NOPB | DSBGA        | YZR             | 6    | 250  | 203.0       | 190.0      | 41.0        |
| LP8900TLE-AAEB/NOPB | DSBGA        | YZR             | 6    | 250  | 203.0       | 190.0      | 41.0        |
| LP8900TLE-AAEC/NOPB | DSBGA        | YZR             | 6    | 250  | 203.0       | 190.0      | 41.0        |
| LP8900TLX-3333/NOPB | DSBGA        | YZR             | 6    | 3000 | 206.0       | 191.0      | 90.0        |
| LP8900TLX-AAAH/NOPB | DSBGA        | YZR             | 6    | 3000 | 206.0       | 191.0      | 90.0        |
| LP8900TLX-AAEB/NOPB | DSBGA        | YZR             | 6    | 3000 | 206.0       | 191.0      | 90.0        |
| LP8900TLX-AAEC/NOPB | DSBGA        | YZR             | 6    | 3000 | 206.0       | 191.0      | 90.0        |



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. B. This drawing is subject to change without notice.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>