# DUAL J-K EDGE-TRIGGERED FLIP-FLOP | \$54H108 S54H108 N74H108 \$54H108-A,F,W • N74H108-A,F # DIGITAL 54/74 TTL SERIES ## DESCRIPTION These dual monolithic J-K flip-flops are negative-edge-triggered. They feature individual J, K, and asynchronous preset inputs to each flip-flop as well as common clock and asynchronous clear inputs. When the clock goes high, the inputs are enabled and data is accepted. Logical state of J and K inputs may be allowed to change when the clock pulse is in a high state and bistable performs according to the truth table as long as minimum set-up times are observed. Data input is transferred to the outputs on the negative edge of the clock pulse. # TRUTH TABLE #### PIN CONFIGURATIONS # RECOMMENDED OPERATING CONDITIONS | | | MIN | NOM | MAX | UNIT | İ | |-----|-----------------------------------------------------------------------------------|------|-----|------|------|---| | | Supply Voltage V <sub>CC</sub> : S54H108 Circuits | 4.5 | 5 | 5.5 | V | İ | | | N74H108 Circuits | 4.75 | 5 | 5.25 | l v | İ | | - 1 | Operating Free-Air Temperature Range, TA: S54H108 Circuits | -55 | 25 | 125 | l °c | İ | | | N74H108 Circuits | 0 | 25 | 70 | l °c | İ | | | Normalized Fan-Out from each Output, N | | | 10 | 1 | ı | | | Width of Clock Pulse, tp(clock) | 10 | | | ns | Ĺ | | - 1 | Width of Preset Pulse for a second | 15 | ì | | ns | Ĺ | | | Wigth of Clear Pulse, Tartalana) | 16 | ł | | ns | ı | | | Input Setup Time, t <sub>Setup</sub> : Logical 1<br>Logical 0 | 10 | | | ns | ı | | 1 | Logical O | 13 | | | ns | ĺ | | | Input Hold Time, t <sub>hold</sub><br>Clock Pulse Transition Time, t <sub>o</sub> | 0 | | | ns | ı | | | Clock Pulse Transition Time, to | | | 150 | ns | ı | | | | | | | | | # ELECTRICAL CHARACTERISTICS (over recommended operating free-air temperature range unless otherwise noted) | | PARAMETER | т | EST CONDITIONS . | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------|------------------------|----------------------------|-----|------|------|----------| | V | Input voltage required to ensure | | | 2 | | | v | | V <sub>in(1)</sub> | logical 1 at any input terminal | | | 1 | | | • | | ., | Input voltage required to ensure | | | | | 0.8 | ĺ | | V <sub>in(0)</sub> | logical 0 at any input terminal | | | | | 0.8 | <b>'</b> | | V <sub>out(1)</sub> | Logical 1 output voltage | V <sub>CC</sub> - MIN, | I <sub>load</sub> = -500μA | 2.4 | 3.2 | | \ v | | V <sub>out(0)</sub> | Logical 0 output voltage | V <sub>CC</sub> = MIN, | I <sub>sink</sub> = 20mA | | 0.25 | 0.4 | v | | | Logical O level input current at | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 0.4V | | -1 | -2 | mA | | <sup>l</sup> in(0) | J,K, or preset | | | | -1 | -2 | IIIA | | lin(O) | Logical O level input current at clock | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 0.4V | | -6 | -9.6 | mA | | lin(0) | Logical O level input current at clear | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 0.4V | | -2 | -4 | mA | | | Logical 1 level input current at | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 2.4V | | | 50 | μА | | lin(1) | J or K | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 5.5V | | | 1 | mA | | 1 | Logical 1 level input current at | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 2.4V | 0 | | -1 | mA | | lin(1) | clock | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 5.5V | 1 | | 1 | mA | # **ELECTRICAL CHARACTERISTICS (Cont'd)** | PARAMETER | | TEST CONDITIONS | | MIN TY | P MAX | UNIT | |--------------------|----------------------------------|------------------------|--------------------------|--------|-------|------| | 1 | Logical 1 level input current at | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 2.4V | | 100 | μА | | lin(1) | preset | VCC = MAX, | V <sub>in</sub> = 6.6V · | | 1 | mA | | 1 | Logical 1 level input current at | VCC - MAX, | V <sub>in</sub> = 2.4V | | 200 | μА | | <sup>1</sup> in(1) | clear | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 6.6V | | 1 | mA | | los | Short-circuit output current ** | V <sub>CC</sub> = MAX, | V <sub>in</sub> = 0 | -40 | -100 | mA | | <sup>I</sup> CC | Supply current | V <sub>CC</sub> = MAX | | 4 | 0 76 | mA | # SWITCHING CHARACTERISTICS, $V_{CC}$ = 5V, $T_A$ = 25°C, N = 10 | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|-----|-----|-----|------| | fclock | Maximum input clock frequency | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | 40 | 50 | | MHz | | <sup>t</sup> pd1 | Propagation delay time to logical 1<br>level from preset or clear to output<br>Propagation delay time to logical 0 | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | | 8 | 12 | ns | | <sup>t</sup> pd0 | level from preset or clear to output (clock low) | C <sub>L</sub> = 25pF, | $R_L = 280\Omega$ | | 23 | 36 | ns | | <sup>t</sup> pd0 | Propagation delay time to logical 0<br>level from preset or clear to<br>output (clock high) | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | | 15 | 20 | ns | | <sup>t</sup> pd1 | Propagation delay time to logical 1 level from clock to output | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | 5 | 10 | 15 | ns | | <sup>t</sup> pd0 | Propagation delay time to logical 0<br>level from clock to output | C <sub>L</sub> = 25pF, | R <sub>L</sub> = 280Ω | 8 | 16 | 20 | ns | <sup>\*</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable device type. <sup>\*\*</sup> Not more than one output should be shorted at a time, and duration of short-circuit test should not exceed 1 second. 1 All typical values are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . ## **DIGITAL 54/74 TTL SERIES** #### DESCRIPTION Series 54S/74S Schottky TTL circuits are implemented with full Schottky-barrier-diode clamping to achieve ultra-high speeds previously obtainable only with emitter-coupled logic, yet they retain the desirable features of, and are completely compatible with, most of the popular saturated logic circuits. Schottky TTL circuits currently offer the best speed-power product of any high-speed logic family. Schottky-barrier-diode clamping prevents transistors from achieving classic saturation and thereby effectively eliminates excess charge storage and subsequent recovery times. These recovery times contribute significantly to overall propagation delays experienced with saturated digital-logic circuits. Series 54S/74S circuits are completely compatible with the Series 54/74, Series 54H/74H, and Series 54L/74L TTL logic families. Ease of use and compatibility with other TTL families result in flexibility of choice within the four speed-power ranges offered (Series 54/74, 54H/74H, 54L/74L, 54S/74S) to achieve highly efficient system grading to specific performance requirements. Definitive specifications are provided for operating characteristics over the full military temperature range of -55°C to 125°C for Series 54S circuits and over the temperature range of 0°C to 70°C for Series 74S circuits. # **FEATURES** # VERY-HIGH-SPEED, LOW-POWER OPERATION - 3-ns typical gate propagation delay time - 19-mW-per-gate power dissipation at 50% duty cycle speed-power product = 57pJ - 125-MHz typical J-K flip-flop maximum input clock frequency (d-c coupled) ### **EASE OF SYSTEM DESIGN** - fully compatible with Series 54/74, 54H/74H, and 54L/74L TTL (including MSI/LSI), and most DTL - Schottky-diode-clamped inputs simplify system design - terminated, controlled-impedance lines not normally required - low output impedance: provides low AC noise susceptability drives highly capacitive loads # IMPROVED CIRCUIT PERFORMANCE - switching times virtually insensitive to power supply and/or temperature variations - power dissipation remains relatively low at operating frequencies up to 100 MHz - high-fan-out: 20 54S/74S loads at the high logic level 10 54S/74S loads at the low logic level - high DC noise margin—typically 1 volt # ABSOLUTE MAXIMUM RATINGS (over operating free-air temperature range unless otherwise noted) 71/ -65°C to 150°C | Supply voltage v.C. | , , | |---------------------------------------|----------------| | Input Voltage | 5.5V | | Intermitter Voltage | 5.5V | | Output Voltage | 7V | | Operating Free-Air Temperature Range: | | | Series 54S Circuits | -55°C to 125°C | | Series 74S Circuits | 0°C to 70°C | #### NOTES: Supply Voltage Voc Storage Temperature Range - Voltage values, except intermitter voltage, are with respect to network ground terminal. - This is the voltage between two emitters of a multiple-emitter transistor. - This is the maximum voltage which should be applied to any open-collector output when it is in the off state. ### UNUSED INPUTS OF POSITIVE-AND/NAND GATES For optimum switching times and minimum noise susceptibility, unused inputs of AND or NAND gates should be maintained at a voltage greater than 2.7V, but not to exceed the absolute maximum rating of 5.5V. This eliminates the distributed capacitance associated with the floating input emitter, bond wire, and package lead, and ensures that no degradation will occur in the propagation delay times. Some possible ways of handling input emitters are: - a. Connect unused inputs to an independent supply voltage. Preferably, this voltage should be between 2.7V and 3.5V. - b. Connect unused inputs to a used input if maximum fan-out of the driving output will not be exceeded. Each additional input presents a full load to the driving output at a high-level voltage but adds no loading at a low-level voltage. - c. Connect unused inputs to $V_{CC}$ through a 1-k $\Omega$ resistor so that if a transient which exceeds the 5.5-V maximum rating should occur, the impedance will be high enough to protect the input. One to 25 unused inputs may be connected to each 1-k $\Omega$ resistor. # INPUT-CURRENT REQUIREMENTS Input-current requirements reflect worst-case $V_{CC}$ and temperature conditions. Each input of the multiple-emitter input transistors requires a maximum of 2mA out of the input at a low logic level which is defined as 1 normalized load. Each input requires current into the input at a high logic level. This current is $50\mu A$ maximum for each emitter. Currents into the input terminals are specified as positive values. #### **FAN-OUT CAPABILITY** Fan-out (N) reflects the ability of an output to supply current to a number of normalized loads at a high logic level and to sink current at the low logic level. At the high logic level, each standard output is capable of supplying current to drive 20 Series 54H, 74H, 54S, or 74S loads (N $_{\rm H}$ = 20). Currents out of the output are specified as negative values. At the low logic level, each standard output is capable of sinking current from 10 Series 54H, 74H, 54S, or 74S loads (N $_{\rm L}$ = 10). #### RECOMMENDED OPERATING CONDITIONS | | SERIES 54S<br>CIRCUITS | | | SERIES 74S<br>CIRCUITS | | | UNIT | |-------------------------------------------------------------------------------|------------------------|-----|------------|------------------------|-----|------------|------| | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Supply Voltage V <sub>CC</sub> Operating Free-Air Temperature, T <sub>A</sub> | 4.5<br>-55 | 5 | 5.5<br>125 | 4.75<br>0 | 5 | 5.25<br>70 | °C |